Digital Media Net - Your Gateway To Digital media Creation. News and information on Digital Video, VR, Animation, Visual Effects, Mac Based media. Post Production, CAD, Sound and Music
Categories: News

InterMotion Technology Boosts IP Verification Productivity for Lattice Semiconductor’s CrossLink FPGA Family Using Aldec’s Active-HDL

FacebookFacebookTwitterTwitterEmailEmailWhatsAppWhatsAppFlipboardFlipboardGmailGmailRedditRedditLinkedInLinkedInMessengerMessengerShareShare

HENDERSON, Nev.–(BUSINESS WIRE)–Aldec, Inc., a pioneer in mixed-HDL language simulation and hardware-assisted verification for FPGA and ASIC designs, today announced that InterMotion Technology has successfully completed the verification of its soft IP portfolio for the latest Lattice Semiconductor® CrossLink™ FPGA family, using Active-HDL™ for mixed-HDL simulation and debugging.

Together with Lattice, InterMotion is in the process of completing the latest line of IP designs for the CrossLink FPGA family. The verification work on this development was greatly advanced by using Active-HDL Expert Edition with its powerful features and capabilities that gave InterMotion the ability to create, simulate and debug soft IP designs in a shorter time with improved quality of verification and reliability of codes.

“RTL and gate-level simulation, testbench generation, data flow and code coverage analysis are all complex and time-consuming parts of creating IP designs,” said Mick Fandrich, CEO & Founder of InterMotion. “Active-HDL has allowed our engineers to take full advantage of Aldec’s top-quality HDL simulator for FPGA verification. The graphical design tools ensured quick Code2Graphics conversion, while the FSM Editor provided an easy-to-use tool for FSM design. The resulting increase in capacity and considerable reduction in time and efforts have allowed our company to meet our customers’ expectations for quality, schedule and price.”

InterMotion’s expertise covers FPGA product families such as Lattice’s low power ECP5, iCE40 UltraPlus, MachX02/3, CrossLink and CrossLink-NX. InterMotion has worked closely with Lattice engineering teams to develop more than 30 soft IP designs for their current and future FPGA product families. Products developed by InterMotion range from simple modules, such as GPIO and UART, to more complex designs, such as I3C, MIPI D-PHY, Byte-to-Pixel Converter, SubLVDS Image Sensor Receiver, SGMII, LPDDR2 and DDR3 memory controllers and Tri-Speed Ethernet MAC.

“FPGA design verification is one of our core-competencies, and we are known in the industry for the tool performance, reliability and support that we provide to FPGA engineers,” said Louie De Luna, Director of Marketing at Aldec. “Active-HDL was officially released in 1997 and continues to be the simulator-of-choice to verify soft IPs for FPGAs. We are pleased to support InterMotion with their technology contribution to Lattice CrossLink devices.”

About InterMotion Technology

InterMotion Technology has an over decade-long history of developing innovative solutions that include ‘concept-to-deployment’ full service system development, mixed-signal board design and prototyping, complex algorithm design and data analysis, FPGA module IP development, development of mobile applications for iOS and Android, and Hosted Business Automation systems. InterMotion’s extensive experience with both FPGA IP definition and development allows company to bring flexibility to specific system implementation.

www.intermotiontech.com

About Aldec

Aldec Inc., headquartered in Henderson, Nevada, is an industry leader in Electronic Design Verification and offers a patented technology suite including: RTL Design, RTL Simulators, Hardware-Assisted Verification, SoC and ASIC Prototyping, Design Rule Checking, CDC Verification, IP Cores, Requirements Lifecycle Management, DO-254 Functional Verification and Military/Aerospace solutions.

www.aldec.com

Aldec is a registered trademark of Aldec, Inc. All other trademarks or registered trademarks are the property of their respective owners.

Contacts

Richard Warrilow
Declaration Limited
T: +44 (0)1522 789 000
richardw@aldec.com

Staff

Recent Posts

Anime Market Poised to Reach $60,272.2 Million by 2030 at CAGR 9.8% – Grand View Research, Inc.

SAN FRANCISCO, May 13, 2025 /PRNewswire/ -- The global anime market size is expected to reach…

3 hours ago

Great Films are Great No Matter Where They Appear

Content Insider #909 – New Movies By Andy Maken - andy@markencom.com “It gets harder each…

12 hours ago

TEKVOX Drop-in Product Lines Easier Than Ever To Navigate with Website Refresh

TEKVOX has refreshed its website with new, easy to navigate pages highlighting its signature drop-in…

15 hours ago

EAW Partners With David Budge and Blue5 Technology as Independent Sales Representative for Europe

FRANKLIN, MA, MAY 8, 2025 – Eastern Acoustic Works (EAW®), a leading innovator of professional…

16 hours ago

NUGEN Audio Unveils DialogCheck Speech Intelligibility Software

LEEDS, UK, MAY 8, 2025 ― NUGEN Audio launches its new speech intelligibility plug-in, DialogCheck.A…

16 hours ago

Studio Technologies’ Dante-enabled Solutions Take Harvard Athletics Game-Day Broadcast Productions to the Next Level

CAMBRIDGE, MA, MAY 7, 2025 – Harvard University’s Athletics Department has significantly advanced its sports…

16 hours ago